The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.
The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.
Patent No.:
Date of Patent:
Nov. 25, 2025
Filed:
May. 17, 2024
Intel Corporation, Santa Clara, CA (US);
Kevin Lin, Beaverton, OR (US);
Noriyuki Sato, Hillsboro, OR (US);
Tristan Tronic, Aloha, OR (US);
Michael Christenson, Beaverton, OR (US);
Christopher Jezewski, Portland, OR (US);
Jiun-Ruey Chen, Hillsboro, OR (US);
James M. Blackwell, Portland, OR (US);
Matthew Metz, Portland, OR (US);
Miriam Reshotko, Portland, OR (US);
Nafees Kabir, Hillsboro, OR (US);
Jeffery Bielefeld, Forest Grove, OR (US);
Manish Chandhok, Beaverton, OR (US);
Hui Jae Yoo, Hillsboro, OR (US);
Elijah Karpov, Portland, OR (US);
Carl Naylor, Portland, OR (US);
Ramanan Chebiam, Hillsboro, OR (US);
Intel Corporation, Santa Clara, CA (US);
Abstract
IC interconnect structures including subtractively patterned features. Feature ends may be defined through multiple patterning of multiple cap materials for reduced misregistration. Subtractively patterned features may be lines integrated with damascene vias or with subtractively patterned vias, or may be vias integrated with damascene lines or with subtractively patterned lines. Subtractively patterned vias may be deposited as part of a planar metal layer and defined currently with interconnect lines. Subtractively patterned features may be integrated with air gap isolation structures. Subtractively patterned features may be include a barrier material on the bottom, top, or sidewall. A bottom barrier of a subtractively patterned features may be deposited with an area selective technique to be absent from an underlying interconnect feature. A barrier of a subtractively patterned feature may comprise graphene or a chalcogenide of a metal in the feature or in a seed layer.