The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.
The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.
Patent No.:
Date of Patent:
Aug. 22, 2023
Filed:
Oct. 08, 2021
Intel Corporation, Santa Clara, CA (US);
Glenn A. Glass, Portland, OR (US);
Anand S. Murthy, Portland, OR (US);
Karthik Jambunathan, Krikland, WA (US);
Cory C. Bomberger, Portland, OR (US);
Tahir Ghani, Portland, OR (US);
Jack T. Kavalieros, Portland, OR (US);
Benjamin Chu-Kung, Boise, ID (US);
Seung Hoon Sung, Portland, OR (US);
Siddharth Chouksey, Portland, OR (US);
Intel Corporation, Santa Clara, CA (US);
Abstract
Integrated circuit transistor structures and processes are disclosed that reduce n-type dopant diffusion, such as phosphorous or arsenic, from the source region and the drain region of a germanium n-MOS device into adjacent channel regions during fabrication. The n-MOS transistor device may include at least 70% germanium (Ge) by atomic percentage. In an example embodiment, source and drain regions of the transistor are formed using a low temperature, non-selective deposition process of n-type doped material. In some embodiments, the low temperature deposition process is performed in the range of 450 to 600 degrees C. The resulting structure includes a layer of doped mono-crystyalline silicon (Si), or silicon germanium (SiGe), on the source/drain regions. The structure also includes a layer of doped amorphous Si:P (or SiGe:P) on the surfaces of a shallow trench isolation (STI) region and the surfaces of contact trench sidewalls.