The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.
The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.
Patent No.:
Date of Patent:
Jul. 11, 2023
Filed:
Dec. 02, 2021
Intel Corporation, Santa Clara, CA (US);
Glenn A. Glass, Portland, OR (US);
Anand S. Murthy, Portland, OR (US);
Karthik Jambunathan, Hillsboro, OR (US);
Cory C. Bomberger, Portland, OR (US);
Tahir Ghani, Portland, OR (US);
Jack T. Kavalieros, Portland, OR (US);
Benjamin Chu-Kung, Boise, ID (US);
Seung Hoon Sung, Portland, OR (US);
Siddharth Chouksey, Portland, OR (US);
Intel Corporation, Santa Clara, CA (US);
Abstract
Integrated circuit transistor structures are disclosed that reduce n-type dopant diffusion, such as phosphorous or arsenic, from the source region and the drain region of a germanium n-MOS device into adjacent shallow trench isolation (STI) regions during fabrication. The n-MOS transistor device may include at least 75% germanium by atomic percentage. In an example embodiment, the structure includes an intervening diffusion barrier deposited between the n-MOS transistor and the STI region to provide dopant diffusion reduction. In some embodiments, the diffusion barrier may include silicon dioxide with carbon concentrations between 5 and 50% by atomic percentage. In some embodiments, the diffusion barrier may be deposited using chemical vapor deposition (CVD), atomic layer deposition (ALD), or physical vapor deposition (PVD) techniques to achieve a diffusion barrier thickness in the range of 1 to 5 nanometers.