The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Apr. 02, 2019

Filed:

Oct. 03, 2017
Applicant:

Globalfoundries Inc., Grand Cayman, KY;

Inventors:

Yi Qi, Niskayuna, NY (US);

Hsien-Ching Lo, Clifton Park, NY (US);

Jianwei Peng, Latham, NY (US);

Wei Hong, Clifton Park, NY (US);

Yanping Shen, Saratoga Springs, NY (US);

Yongjun Shi, Clifton Park, NY (US);

Hui Zang, Guilderland, NY (US);

Ruilong Xie, Schenectady, NY (US);

Kangguo Cheng, Schenectady, NY (US);

Tenko Yamashita, Schenectady, NY (US);

Chun-chen Yeh, Danbury, CT (US);

Assignee:

GLOBALFOUNDRIES INC., Grand Cayman, KY;

Attorneys:
Primary Examiner:
Int. Cl.
CPC ...
H01L 21/8234 (2006.01); H01L 27/088 (2006.01); H01L 21/3213 (2006.01); H01L 21/311 (2006.01);
U.S. Cl.
CPC ...
H01L 21/823456 (2013.01); H01L 21/311 (2013.01); H01L 21/3213 (2013.01); H01L 21/823462 (2013.01); H01L 21/823487 (2013.01); H01L 27/088 (2013.01);
Abstract

Disclosed is a method of forming a structure with multiple vertical field effect transistors (VFETs). In the method, lower source/drain regions are formed on a substrate such that semiconductor fins extend vertically above the lower source/drain regions. Lower spacers are formed on the lower source/drain regions and positioned laterally adjacent to the semiconductor fins. Gates, having co-planar top surfaces, are formed on the lower spacers and positioned laterally adjacent to the semiconductor fins. However, process steps are performed prior to gate formation to ensure that the top surfaces of the lower source/drain region and lower spacer of a first VFET are below the levels of the top surfaces of the lower source/drain region and lower spacer, respectively, of a second VFET. As a result, the first VFET will have a longer gate, higher threshold voltage and lower switching speed. Also disclosed is the structure formed according to the method.


Find Patent Forward Citations

Loading…