The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Aug. 23, 2011

Filed:

Jun. 04, 2009
Applicants:

Ryan Chia-jen Chen, Chiayi, TW;

Yih-ann Lin, Jhudong Township, Hsinchu County, TW;

Jr Jung Lin, Wurih Township, Taichung County, TW;

Yi-shien Mor, Hsinchu, TW;

Chien-hao Chen, Chuangwei Township, Ilan County, TW;

Kuo-tai Huang, Hsinchu, TW;

Yi-hsing Chen, Changhua, TW;

Inventors:

Ryan Chia-Jen Chen, Chiayi, TW;

Yih-Ann Lin, Jhudong Township, Hsinchu County, TW;

Jr Jung Lin, Wurih Township, Taichung County, TW;

Yi-Shien Mor, Hsinchu, TW;

Chien-Hao Chen, Chuangwei Township, Ilan County, TW;

Kuo-Tai Huang, Hsinchu, TW;

Yi-Hsing Chen, Changhua, TW;

Attorney:
Primary Examiner:
Assistant Examiner:
Int. Cl.
CPC ...
H01L 21/3205 (2006.01); H01L 21/4763 (2006.01);
U.S. Cl.
CPC ...
Abstract

The present disclosure provides a method of fabricating a semiconductor device. The method includes providing a semiconductor substrate having a first active region and a second active region, forming a high-k dielectric layer over the semiconductor substrate, forming a first metal layer over the high-k dielectric layer, the first metal layer having a first work function, removing a portion of the first metal layer in the second active region, thereafter, forming a semiconductor layer over the first metal layer in the first active region and over the partially removed first metal layer in the second active region, forming a first gate stack in the first active region and a second gate stack in the second active region, removing the semiconductor layer from the first gate stack and from the second gate stack, and forming a second metal layer on the first metal layer in the first gate stack and on the partially removed first metal layer in the second gate stack, the second metal layer having a second work function.


Find Patent Forward Citations

Loading…