The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Oct. 28, 2008

Filed:

Apr. 04, 2003
Applicants:

Laung-terng (L.-t.) Wang, Sunnyvale, CA (US);

Xiaoqing Wen, Sunnyvale, CA (US);

Khader S. Abdel-hafez, San Francisco, CA (US);

Shyh-horng Lin, Taipei, TW;

Hsin-po Wang, Hsinchu, TW;

Ming-tung Chang, Changhua, TW;

Po-ching Hsu, Hsinchu, TW;

Shih-chia Kao, Taipei, TW;

Meng-chyi Lin, Taoyuan, TW;

Chi-chan Hsu, Hsinchu, TW;

Inventors:

Laung-Terng (L.-T.) Wang, Sunnyvale, CA (US);

Xiaoqing Wen, Sunnyvale, CA (US);

Khader S. Abdel-Hafez, San Francisco, CA (US);

Shyh-Horng Lin, Taipei, TW;

Hsin-Po Wang, Hsinchu, TW;

Ming-Tung Chang, Changhua, TW;

Po-Ching Hsu, Hsinchu, TW;

Shih-Chia Kao, Taipei, TW;

Meng-Chyi Lin, Taoyuan, TW;

Chi-Chan Hsu, Hsinchu, TW;

Assignee:

Syntest Technologies, Inc., Sunnyvale, CA (US);

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
G01R 31/28 (2006.01);
U.S. Cl.
CPC ...
Abstract

A method and apparatus for testing or diagnosing faults in a scan-based integrated circuit using a unified self-test and scan-test technique. The method and apparatus comprises using a unified test controller to ease prototype debug and production test. The unified test controller further comprises using a capture clock generator and a plurality of domain clock generators each embedded in a clock domain to perform self-test or scan-test. The capture clocks generated by the capture clock generator are used to guide at-speed or reduced-speed self-test (or scan-test) within each clock domain. The frequency of these capture clocks can be totally unrelated to those of system clocks controlling the clock domains. This unified approach allows designers to test or diagnose stuck-type and non-stuck-type faults with a low-cost DFT (design-for-test) tester or a low-cost DFT debugger. A computer-aided design (CAD) method is further developed to realize the method and synthesize the apparatus.


Find Patent Forward Citations

Loading…