The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.
The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.
Patent No.:
Date of Patent:
Oct. 14, 2008
Filed:
Sep. 13, 2006
Gerardo A. Delgadino, Santa Clara, CA (US);
Yan YE, Saratoga, CA (US);
Neungho Shin, San Jose, CA (US);
Yunsang Kim, San Jose, CA (US);
Li-qun Xia, Santa Clara, CA (US);
Tzu-fang Huang, San Jose, CA (US);
Lihua LI Huang, San Jose, CA (US);
Joey Chiu, Chung-Li, TW;
Xiaoye Zhao, Mountain View, CA (US);
Fang Tian, Fremont, CA (US);
Wen Zhu, Sunnyvale, CA (US);
Ellie Yieh, San Jose, CA (US);
Gerardo A. Delgadino, Santa Clara, CA (US);
Yan Ye, Saratoga, CA (US);
Neungho Shin, San Jose, CA (US);
Yunsang Kim, San Jose, CA (US);
Li-Qun Xia, Santa Clara, CA (US);
Tzu-Fang Huang, San Jose, CA (US);
Lihua Li Huang, San Jose, CA (US);
Joey Chiu, Chung-Li, TW;
Xiaoye Zhao, Mountain View, CA (US);
Fang Tian, Fremont, CA (US);
Wen Zhu, Sunnyvale, CA (US);
Ellie Yieh, San Jose, CA (US);
Applied Materials, Inc., Santa Clara, CA (US);
Abstract
A method of fabricating an interconnect structure comprising etching a via into an upper low K dielectric layer and into a hardened portion of a lower low K dielectric layer. The via is defined by a pattern formed in a photoresist layer. The photoresist layer is then stripped, and a trench that circumscribes the via as defined by a hard mask is etched into the upper low K dielectric layer and, simultaneously, the via that was etched into the hardened portion of the lower low K dielectric layer is further etched into the lower low K dielectric layer. The result is a low K dielectric dual damascene structure.