The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.
The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.
Patent No.:
Date of Patent:
Oct. 01, 2024
Filed:
Jul. 07, 2023
Intel Corporation, Santa Clara, CA (US);
Aaron D. Lilak, Beaverton, OR (US);
Gilbert Dewey, Hillsboro, OR (US);
Cheng-Ying Huang, Hillsboro, OR (US);
Christopher Jezewski, Portland, OR (US);
Ehren Mannebach, Beaverton, OR (US);
Rishabh Mehandru, Portland, OR (US);
Patrick Morrow, Portland, OR (US);
Anand S. Murthy, Portland, OR (US);
Anh Phan, Beaverton, OR (US);
Willy Rachmady, Beaverton, OR (US);
Intel Corporation, Santa Clara, CA (US);
Abstract
Stacked transistor structures having a conductive interconnect between source/drain regions of upper and lower transistors. In some embodiments, the interconnect is provided, at least in part, by highly doped epitaxial material deposited in the upper transistor's source/drain region. In such cases, the epitaxial material seeds off of an exposed portion of semiconductor material of or adjacent to the upper transistor's channel region and extends downward into a recess that exposes the lower transistor's source/drain contact structure. The epitaxial source/drain material directly contacts the lower transistor's source/drain contact structure, to provide the interconnect. In other embodiments, the epitaxial material still seeds off the exposed semiconductor material of or proximate to the channel region and extends downward into the recess, but need not contact the lower contact structure. Rather, a metal-containing contact structure passes through the epitaxial material of the upper source/drain region and contacts the lower transistor's source/drain contact structure.