The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Oct. 20, 2020

Filed:

Jun. 07, 2019
Applicant:

Micron Technology, Inc., Boise, ID (US);

Inventors:

Chia Y. Poo, Singapore, SG;

Low Siu Waf, Singapore, SG;

Boon Suan Jeung, Singapore, SG;

Eng M. Koon, Singapore, SG;

Chua Swee Kwang, Singapore, SG;

Assignee:

Micron Technology, Inc., Boise, ID (US);

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
H05K 3/30 (2006.01); H01L 21/56 (2006.01); H01L 21/683 (2006.01); H01L 25/065 (2006.01); H01L 25/00 (2006.01); H01L 23/00 (2006.01); H01L 21/66 (2006.01); H01L 23/31 (2006.01);
U.S. Cl.
CPC ...
H01L 21/561 (2013.01); H01L 21/56 (2013.01); H01L 21/568 (2013.01); H01L 21/6835 (2013.01); H01L 22/00 (2013.01); H01L 23/3114 (2013.01); H01L 24/05 (2013.01); H01L 24/97 (2013.01); H01L 25/0657 (2013.01); H01L 25/50 (2013.01); H01L 2221/68345 (2013.01); H01L 2224/97 (2013.01); H01L 2225/06524 (2013.01); H01L 2225/06541 (2013.01); H01L 2225/06548 (2013.01); H01L 2225/06551 (2013.01); H01L 2225/06558 (2013.01); H01L 2225/06575 (2013.01); H01L 2924/12042 (2013.01); H01L 2924/14 (2013.01); Y10T 29/4913 (2015.01); Y10T 29/49128 (2015.01); Y10T 29/49144 (2015.01); Y10T 29/49146 (2015.01); Y10T 29/49155 (2015.01); Y10T 29/49165 (2015.01); Y10T 29/49167 (2015.01); Y10T 29/49169 (2015.01); Y10T 29/49794 (2015.01);
Abstract

A method for packaging integrated circuit chips (die) is described that includes providing a base substrate with package level contacts, coating a base substrate with adhesive, placing dies on the adhesive, electrically connecting the die to the package level contacts, and removing the backside of the base substrate to expose the backside of the package level contacts. Accordingly, an essentially true chip scale package is formed. Multi-chip modules are formed by filling gaps between the chips with an encapsulant. In an embodiment, chips are interconnected by electrical connections between package level contacts in the base substrate. In an embodiment, substrates each having chips are adhered back-to-back with through vias formed in aligned saw streets to interconnect the back-to-back chip assembly.


Find Patent Forward Citations

Loading…