The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Sep. 11, 2018

Filed:

May. 22, 2017
Applicant:

Taiwan Semiconductor Manufacturing Company Limited, Hsin-Chu, TW;

Inventors:

Mill-Jer Wang, Hsinchu, TW;

Ching-Nen Peng, Hsinchu, TW;

Hung-Chih Lin, Hsinchu, TW;

Hao Chen, New Taipei, TW;

Mincent Lee, Taipei, TW;

Attorney:
Primary Examiner:
Assistant Examiner:
Int. Cl.
CPC ...
G01R 31/28 (2006.01); G01R 31/26 (2014.01); G01R 31/04 (2006.01); G01B 7/12 (2006.01); G01R 31/3185 (2006.01); G01R 31/02 (2006.01);
U.S. Cl.
CPC ...
G01R 31/2834 (2013.01); G01R 31/04 (2013.01); G01R 31/2601 (2013.01); G01R 31/2884 (2013.01); G01R 31/2891 (2013.01); G01B 7/12 (2013.01); G01B 2210/56 (2013.01); G01R 31/026 (2013.01); G01R 31/318513 (2013.01);
Abstract

Among other things, one or more techniques or systems for evaluating a tiered semiconductor structure, such as a stacked CMOS structure, for misalignment are provided. In an embodiment, a connectivity test is performed on vias between a first layer and a second layer to determine a via diameter and a via offset that are used to evaluate misalignment. In an embodiment, a connectivity test for vias within a first layer is performed to determine an alignment rotation based upon which vias are connected through a conductive arc within a second layer or which vias are connected to a conductive pattern out of a set of conductive patterns. In this way, the via diameter, the via offset, or the alignment rotation are used to evaluate the tiered semiconductor structure, such as during a stacked CMOS process, for misalignment.


Find Patent Forward Citations

Loading…