The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Jun. 09, 2015

Filed:

May. 29, 2014
Applicant:

Xintec Inc., Jhongli, TW;

Inventors:

Hung-Jen Lee, Taipei, TW;

Shu-Ming Chang, New Taipei, TW;

Chen-Han Chiang, Luodong Township, TW;

Tsang-Yu Liu, Zhubei, TW;

Yen-Shih Ho, Kaohsiung, TW;

Assignee:

XINTEC INC., Taoyuan, TW;

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
H01L 23/544 (2006.01); H01L 21/56 (2006.01); H01L 23/16 (2006.01); H01L 23/31 (2006.01); H01L 23/00 (2006.01); H01L 21/683 (2006.01); H01L 23/498 (2006.01);
U.S. Cl.
CPC ...
H01L 23/544 (2013.01); H01L 21/561 (2013.01); H01L 23/16 (2013.01); H01L 23/3114 (2013.01); H01L 23/49816 (2013.01); H01L 23/49827 (2013.01); H01L 23/562 (2013.01); H01L 24/94 (2013.01); H01L 2924/014 (2013.01); H01L 24/13 (2013.01); H01L 2224/3003 (2013.01); H01L 2224/30155 (2013.01); H01L 2224/83125 (2013.01); H01L 2224/83127 (2013.01); H01L 24/29 (2013.01); H01L 24/30 (2013.01); H01L 24/32 (2013.01); H01L 21/6836 (2013.01); H01L 24/73 (2013.01); H01L 24/83 (2013.01); H01L 2221/68327 (2013.01); H01L 2221/68377 (2013.01); H01L 2224/02377 (2013.01); H01L 2224/05008 (2013.01); H01L 2224/29011 (2013.01); H01L 2224/29013 (2013.01); H01L 2224/29124 (2013.01); H01L 2224/73253 (2013.01); H01L 2224/83192 (2013.01); H01L 2224/83895 (2013.01); H01L 2224/94 (2013.01); H01L 2224/2957 (2013.01); H01L 2224/296 (2013.01); H01L 2224/131 (2013.01); H01L 2224/32225 (2013.01); H01L 2223/5446 (2013.01); H01L 2924/12041 (2013.01); H01L 2924/1461 (2013.01);
Abstract

An embodiment of the present invention provides a manufacturing method of a chip package structure including: providing a first substrate having a plurality of predetermined scribe lines defined thereon, wherein the predetermined scribe lines define a plurality of device regions; bonding a second substrate to the first substrate, wherein a spacing layer is disposed therebetween and has a plurality of chip support rings located in the device regions respectively and a cutting support structure located on peripheries of the chip support rings, and the spacing layer has a gap pattern separating the cutting support structure from the chip support rings; and cutting the first substrate and the second substrate to form a plurality of chip packages. Another embodiment of the present invention provides a chip package structure.


Find Patent Forward Citations

Loading…