The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.
The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.
Patent No.:
Date of Patent:
Feb. 28, 2006
Filed:
Feb. 07, 2002
Laung-terng (L.-t.) Wang, Sunnyvale, CA (US);
Po-ching Hsu, Hsinchu, TW;
Shih-chia Kao, Taipei, TW;
Meng-chyi Lin, Taoyuan, TW;
Hsin-po Wang, Hsinchu, TW;
Hao-jan Chao, Taoyuan, TW;
Xiaoqing Wen, Sunnyvale, CA (US);
Laung-Terng (L.-T.) Wang, Sunnyvale, CA (US);
Po-Ching Hsu, Hsinchu, TW;
Shih-Chia Kao, Taipei, TW;
Meng-Chyi Lin, Taoyuan, TW;
Hsin-Po Wang, Hsinchu, TW;
Hao-Jan Chao, Taoyuan, TW;
Xiaoqing Wen, Sunnyvale, CA (US);
Syntest Technologies, Inc., Sunnyvale, CA (US);
Abstract
A method and apparatus for providing ordered capture clocks to detect or locate faults within N clock domains and faults crossing any two clock domains in an integrated circuit or circuit assembly in self-test or scan-test mode, where N>1 and each domain has a plurality of scan cells. The method and apparatus allows generating and loading N pseudorandom or predetermined stimuli to all the scan cells within the N clock domains in the integrated circuit or circuit assembly during the shift operation, applying an ordered sequence of capture clocks to all the scan cells within the N clock domains during the capture operation, compacting or comparing N output responses of all the scan cells for analysis during the compact/compare operation, and repeating the above process until a predetermined limiting criteria is reached. A computer-aided design (CAD) system is further developed to realize the method and synthesize the apparatus.