The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Jul. 15, 2025

Filed:

Aug. 14, 2023
Applicant:

Stmicroelectronics International N.v., Geneva, CH;

Inventors:

Harsh Rawat, Haryana, IN;

Nitin Chawla, Noida, IN;

Promod Kumar, Greater Noida, IN;

Kedar Janardan Dhori, Ghaziabad, IN;

Manuj Ayodhyawasi, Noida, IN;

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
G11C 7/10 (2006.01); G11C 7/12 (2006.01);
U.S. Cl.
CPC ...
G11C 7/1009 (2013.01); G11C 7/1057 (2013.01); G11C 7/106 (2013.01); G11C 7/1087 (2013.01); G11C 7/109 (2013.01); G11C 7/1096 (2013.01); G11C 7/12 (2013.01);
Abstract

The memory array of a circuit includes sub-arrays with memory cells arranged in a row-column matrix where each row includes a word line and each sub-array column includes a local bit line. A control circuit supports two modes of circuit operation: a first mode where only one word line in the memory array is actuated during a memory read and a second mode where one word line per sub-array are simultaneously actuated during the memory read. An input/output circuit for each column includes inputs to the local bit lines of the sub-arrays, a column data output coupled to the bit line inputs, and a sub-array data output coupled to each bit line input. In memory computation operations are performed in the second mode as a function of feature data and weight data stored in the memory.


Find Patent Forward Citations

Loading…