The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.
The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.
Patent No.:
Date of Patent:
Aug. 29, 2023
Filed:
Dec. 02, 2019
Intel Corporation, Santa Clara, CA (US);
Seung Hoon Sung, Portland, OR (US);
Ashish Verma Penumatcha, Beaverton, OR (US);
Sou-Chi Chang, Portland, OR (US);
Devin Merrill, McMinnville, OR (US);
I-Cheng Tung, Hillsboro, OR (US);
Nazila Haratipour, Hillsboro, OR (US);
Jack T. Kavalieros, Portland, OR (US);
Ian A. Young, Portland, OR (US);
Matthew V. Metz, Portland, OR (US);
Uygar E. Avci, Portland, OR (US);
Chia-Ching Lin, Portland, OR (US);
Owen Loh, Portland, OR (US);
Shriram Shivaraman, Hillsboro, OR (US);
Eric Charles Mattson, Portland, OR (US);
Intel Corporation, Santa Clara, CA (US);
Abstract
A integrated circuit structure comprises a fin extending from a substrate. The fin comprises source and drain regions and a channel region between the source and drain regions. A multilayer high-k gate dielectric stack comprises at least a first high-k material and a second high-k material, the first high-k material extending conformally over the fin over the channel region, and the second high-k material conformal to the first high-k material, wherein either the first high-k material or the second high-k material has a modified material property different from the other high-k material, wherein the modified material property comprises at least one of ferroelectricity, crystalline phase, texturing, ordering orientation of the crystalline phase or texturing to a specific crystalline direction or plane, strain, surface roughness, and lattice constant and combinations thereof. A gate electrode ix over and on a topmost high-k material in the multilayer high-k gate dielectric stack. A selector element is above the metal layer.