The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Jun. 28, 2022

Filed:

Jun. 29, 2018
Applicant:

Intel Corporation, Santa Clara, CA (US);

Inventors:

Aaron D. Lilak, Beaverton, OR (US);

Rishabh Mehandru, Portland, OR (US);

Anh Phan, Beaverton, OR (US);

Gilbert Dewey, Beaverton, OR (US);

Willy Rachmady, Beaverton, OR (US);

Stephen M. Cea, Hillsboro, OR (US);

Sayed Hasan, Portland, OR (US);

Kerryann M. Foley, Hillsboro, OR (US);

Patrick Morrow, Portland, OR (US);

Colin D. Landon, Portland, OR (US);

Ehren Mannebach, Beaverton, OR (US);

Assignee:

Intel Corporation, Santa Clara, CA (US);

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
H01L 27/092 (2006.01); H01L 27/12 (2006.01); H01L 29/423 (2006.01); H01L 29/775 (2006.01); H01L 29/78 (2006.01);
U.S. Cl.
CPC ...
H01L 27/0922 (2013.01); H01L 27/1211 (2013.01); H01L 29/42392 (2013.01); H01L 29/775 (2013.01); H01L 29/785 (2013.01);
Abstract

Stacked transistor structures and methods of forming same. In an embodiment, a stacked transistor structure has a wide central pedestal region and at least one relatively narrower channel region above and/or below the wider central pedestal region. The upper and lower channel regions are configured with a non-planar architecture, and include one or more semiconductor fins, nanowires, and/or nanoribbons. The top and bottom channel regions may be configured the same or differently, with respect to shape and/or semiconductor materials. In some cases, an outermost sidewall of one or both the top and/or bottom channel region structures, is collinear with an outermost sidewall of the wider central pedestal region. In some such cases, the outermost sidewall of the top channel region structure is collinear with the outermost sidewall of the bottom channel region structure. Top and bottom transistor structures (NMOS/PMOS) may be formed using the top and bottom channel region structures.


Find Patent Forward Citations

Loading…