The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.
The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.
Patent No.:
Date of Patent:
May. 31, 2011
Filed:
May. 21, 2009
Kangguo Cheng, Guilderland, NY (US);
Johnathan E. Faltermeier, Delanson, NY (US);
Toshiharu Furukawa, Essex Junction, VT (US);
Xuefeng Hua, Guilderland, NY (US);
Kangguo Cheng, Guilderland, NY (US);
Johnathan E. Faltermeier, Delanson, NY (US);
Toshiharu Furukawa, Essex Junction, VT (US);
Xuefeng Hua, Guilderland, NY (US);
International Business Machines Corporation, Armonk, NY (US);
Abstract
Disclosed are embodiments of a method of forming, on an SOI wafer, a planar FET with embedded and faceted source/drain stressors. The method incorporates a directional ion implant process to create amorphous regions at the bottom surfaces of source/drain recesses in a single crystalline semiconductor layer of an SOI wafer. Then, an etch process selective to different crystalline planes over others and further selective to single crystalline semiconductor material over amorphous semiconductor material can be performed in order to selectively adjust the shape (i.e., the profile) of the recess sidewalls without increasing the depth of the recesses. Subsequently, an anneal process can be performed to re-crystallize the amorphous regions and an epitaxial deposition process can be used to fill the recesses with source/drain stressor material. Also disclosed are embodiments of a planar FET structure and a design structure for the planar FET.