The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.
The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.
Patent No.:
Date of Patent:
Mar. 15, 2011
Filed:
Apr. 23, 2007
Wuping Liu, Singapore, SG;
Johnny Widodo, Singapore, SG;
Teck Jung Tang, Johor, MY;
Jing Hui LI, Chongqing, CN;
Han Wah NG, Johor, MY;
Larry A. Clevenger, LaGrangeville, NY (US);
Hermann Wendt, Poughkeepsie, NY (US);
Wuping Liu, Singapore, SG;
Johnny Widodo, Singapore, SG;
Teck Jung Tang, Johor, MY;
Jing Hui Li, Chongqing, CN;
Han Wah Ng, Johor, MY;
Larry A. Clevenger, LaGrangeville, NY (US);
Hermann Wendt, Poughkeepsie, NY (US);
Globalfoundries Singapore Pte. Ltd., Singapore, SG;
International Business Machines Corporation, Armonk, NY (US);
Infineon Technologies AG, Neubiberg, DE;
Abstract
An interconnect stack and a method of manufacturing the same wherein the interconnect has vertical sidewall vias. The interconnect stack includes a substrate, a metal interconnect formed in the substrate, an etch stop formed on the substrate and the metal interconnect, and an interlayer dielectric (ILD) layer having at least one via formed therein extending through a transition layer formed on the etch stop layer. The via is formed by etching the ILD to a first depth and ashing the interconnect stack to modify a portion of the ILD between the portion of the via formed by etching and the transition layer. Ashing converts this portion of the ILD to an oxide material. The method includes wet etching the interconnect to remove the oxide material and a portion of the transition layer to form a via extending through the ILD to the etch stop layer.