The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.
The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.
Patent No.:
Date of Patent:
Jan. 25, 2011
Filed:
May. 27, 2010
Peter J. Brofman, Hopewell Junction, NY (US);
Jon Alfred Casey, Poughkeepsie, NY (US);
Ian D. Melville, Highland, NY (US);
David L. Questad, Hopewell Junction, NY (US);
Wolfgang Sauter, Richmond, VT (US);
Thomas Anthony Wassick, Lagrangeville, NY (US);
Peter J. Brofman, Hopewell Junction, NY (US);
Jon Alfred Casey, Poughkeepsie, NY (US);
Ian D. Melville, Highland, NY (US);
David L. Questad, Hopewell Junction, NY (US);
Wolfgang Sauter, Richmond, VT (US);
Thomas Anthony Wassick, Lagrangeville, NY (US);
International Business Machines Corporation, Armonk, NY (US);
Abstract
A chip fabrication method. A provided structure includes: a transistor on a semiconductor substrate, N interconnect layers on the semiconductor substrate and the transistor (N>0), and a first dielectric layer on the N interconnect layers. The transistor is electrically coupled to the N interconnect layers. P crack stop regions and Q crack stop regions are formed on the first dielectric layer (P, Q>0). The first dielectric layer is sandwiched between the N interconnect layers and a second dielectric layer that is formed on the first dielectric layer. Each P crack stop region is completely surrounded by the first and second dielectric layers. The second dielectric layer is sandwiched between the first dielectric layer and an underfill layer that is formed on the second dielectric layer. Each Q crack stop region is completely surrounded by the first dielectric layer and the underfill layer.