The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Jun. 08, 2010

Filed:

Aug. 03, 2007
Applicants:

Peter J. Brofman, Hopewell Junction, NY (US);

Jon Alfred Casey, Poughkeepsie, NY (US);

Ian D. Melville, Highland, NY (US);

David L. Questad, Hopewell Junction, NY (US);

Wolfgang Sauter, Richmond, VT (US);

Thomas Anthony Wassick, LaGrangeville, NY (US);

Inventors:

Peter J. Brofman, Hopewell Junction, NY (US);

Jon Alfred Casey, Poughkeepsie, NY (US);

Ian D. Melville, Highland, NY (US);

David L. Questad, Hopewell Junction, NY (US);

Wolfgang Sauter, Richmond, VT (US);

Thomas Anthony Wassick, LaGrangeville, NY (US);

Attorneys:
Primary Examiner:
Int. Cl.
CPC ...
H01L 23/492 (2006.01);
U.S. Cl.
CPC ...
Abstract

Structures and a method for forming the same. The structure includes a semiconductor substrate, a transistor on the semiconductor substrate, and N interconnect layers on top of the semiconductor substrate, N being a positive integer. The transistor is electrically coupled to the N interconnect layers. The structure further includes a first dielectric layer on top of the N interconnect layers and P crack stop regions on top of the first dielectric layer, P being a positive integer. The structure further includes a second dielectric layer on top of the first dielectric layer. Each crack stop region of the P crack stop regions is completely surrounded by the first dielectric layer and the second dielectric layer. The structure further includes an underfill layer on top of the second dielectric layer. The second dielectric layer is sandwiched between the first dielectric layer and the underfill layer.


Find Patent Forward Citations

Loading…