The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Feb. 05, 2008

Filed:

Nov. 10, 2005
Applicants:

Ricky S. Amos, Rhinebeck, NY (US);

Douglas A. Buchanan, Winnipeg, CA;

Cyril Cabral, Jr., Ossining, NY (US);

Evgeni P. Gousev, Mahopac, NY (US);

Victor Ku, Tarrytown, NY (US);

An Steegen, Stamford, CT (US);

Inventors:

Ricky S. Amos, Rhinebeck, NY (US);

Douglas A. Buchanan, Winnipeg, CA;

Cyril Cabral, Jr., Ossining, NY (US);

Evgeni P. Gousev, Mahopac, NY (US);

Victor Ku, Tarrytown, NY (US);

An Steegen, Stamford, CT (US);

Attorneys:
Primary Examiner:
Int. Cl.
CPC ...
H01L 21/31 (2006.01);
U.S. Cl.
CPC ...
Abstract

Silicide is introduced into the gate region of a CMOS device through different process options for both conventional and replacement gate types processes. Placement of silicide in the gate itself, introduction of the silicide directly in contact with the gate dielectric, introduction of the silicide as a fill on top of a metal gate all ready in place, and introduction the silicide as a capping layer on polysilicon or on the existing metal gate, are presented. Silicide is used as an option to connect between PFET and NFET devices of a CMOS structure. The processes protect the metal gate while allowing for the source and drain silicide to be of a different silicide than the gate silicide. A semiconducting substrate is provided having a gate with a source and a drain region. A gate dielectric layer is deposited on the substrate, along with a metal gate layer. The metal gate layer is then capped with a silicide formed on top of the gate, and conventional formation of the device then proceeds. A second silicide may be employed within the gate. A replacement gate is made from two different metals (dual metal gate replacement) prior to capping with a silicide.


Find Patent Forward Citations

Loading…