The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Oct. 16, 2007

Filed:

Mar. 28, 2006
Applicants:

Peter W. Lee, Saratoga, CA (US);

Fu-chang Hsu, San Jose, CA (US);

Hsing-ya Tsao, San Jose, CA (US);

Han-rei MA, Los Altos, CA (US);

Inventors:

Peter W. Lee, Saratoga, CA (US);

Fu-Chang Hsu, San Jose, CA (US);

Hsing-Ya Tsao, San Jose, CA (US);

Han-Rei Ma, Los Altos, CA (US);

Assignee:

Aplus Flash Technology, Inc., San Jose, CA (US);

Attorneys:
Primary Examiner:
Int. Cl.
CPC ...
G11C 16/04 (2006.01); G11C 5/06 (2006.01); H01L 29/76 (2006.01); H01L 23/544 (2006.01);
U.S. Cl.
CPC ...
Abstract

A nonvolatile memory array has a single transistor flash memory cell and a two transistor EEPROM memory cell which maybe integrated on the same substrate. The nonvolatile memory cell has a floating gate with a low coupling coefficient to permit a smaller memory cell. The floating gate placed over a tunneling insulation layer, the floating gate is aligned with edges of the source region and the drain region and having a width defined by a width of the edges of the source the drain. The floating gate and control gate have a relatively small coupling ratio of less than 50% to allow scaling of the nonvolatile memory cells. The nonvolatile memory cells are programmed with channel hot electron programming and erased with Fowler Nordheim tunneling at relatively high voltages.


Find Patent Forward Citations

Loading…