The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Nov. 14, 2006

Filed:

Nov. 07, 2005
Applicants:

Sung-jin Kim, Gyeonggi-do, KR;

Soon-moon Jung, Gyeonggi-do, KR;

Won-seok Cho, Gyeonggi-do, KR;

Jae-hoon Jang, Gyeonggi-do, KR;

Kun-ho Kwak, Gyeonggi-do, KR;

Jong-hyuk Kim, Incheon, KR;

Jae-joo Shim, Gyeonggi-do, KR;

Inventors:

Sung-Jin Kim, Gyeonggi-do, KR;

Soon-Moon Jung, Gyeonggi-do, KR;

Won-Seok Cho, Gyeonggi-do, KR;

Jae-Hoon Jang, Gyeonggi-do, KR;

Kun-Ho Kwak, Gyeonggi-do, KR;

Jong-Hyuk Kim, Incheon, KR;

Jae-Joo Shim, Gyeonggi-do, KR;

Assignee:
Attorney:
Primary Examiner:
Int. Cl.
CPC ...
H01L 29/76 (2006.01); H01L 29/94 (2006.01);
U.S. Cl.
CPC ...
Abstract

SRAM cells having landing pads in contact with upper and lower cell gate patterns, and methods of forming the same are provided. The SRAM cells and the methods remove the influence resulting from structural characteristics of the SRAM cells having vertically stacked upper and lower gate patterns, for stably connecting the patterns on the overall surface of the semiconductor substrate. An isolation layer isolating at least one lower active region is formed in a semiconductor substrate of the cell array region. The lower active region has two lower cell gate patterns. A body pattern is disposed in parallel with the semiconductor substrate. The body pattern is formed to confine an upper active region, which has upper cell gate patterns on the lower cell gate patterns. A landing pad is disposed between the lower cell gate patterns. A node pattern is formed to simultaneously contact the upper cell gate pattern and the lower cell gate pattern.


Find Patent Forward Citations

Loading…