The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.
The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.
Patent No.:
Date of Patent:
Nov. 04, 1997
Filed:
Dec. 23, 1994
Hiroyuki Uchiyama, Higashimurayama, JP;
Yoshiyuki Kaneko, Kokubunji, JP;
Hiroki Soeda, Katsuta, JP;
Yasuhide Fujioka, Fuchu, JP;
Nozomu Matsuda, Akishima, JP;
Motoko Sawamura, Higashimurayama, JP;
Hitachi, Ltd., Tokyo, JP;
Hitachi Instruments Engineering Co., Ltd., Katsuta, JP;
Hitachi ULSI Engineering Corporation, Tokyo, JP;
Hitachi Hokkai Semiconductor, Ltd., Kameda-gun, JP;
Abstract
A semiconductor memory device has memory cells provided at intersections between word line conductors and data line conductors. Each of the memory cells includes a cell selecting transistor and an information storage capacitor. The capacitor in each of the memory cells includes a first capacitor component formed over the control electrode of the transistor and a second capacitor component formed over a word line conductor which is adjacent to a word line conductor integral with the control electrode of the transistor. Each of the first and second capacitor components has a common electrode, a storage electrode and a dielectric film sandwiched therebetween, and the storage electrode is at a level higher than the common electrode in each of said first and second capacitor components. The storage electrodes of the first and second capacitor components are electrically connected with each other and with one of the semiconductor regions of the transistor. The other semiconductor region of the transistor is electrically connected with one of the data line conductors. Patterning of the storage electrodes of the first and second capacitor components is preferalbly effected by use of masks of a stripe pattern.