The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Oct. 22, 1996

Filed:

Apr. 25, 1995
Applicant:
Inventors:

Kam S Law, Union City, CA (US);

Robert Robertson, Palo Alto, CA (US);

Michael Kollrack, Alameda, CA (US);

Angela T Lee, Sunnyvale, CA (US);

Takako Takehara, Hayward, CA (US);

Guofu J Feng, San Jose, CA (US);

Dan Maydan, Los Altos Hills, CA (US);

Assignee:
Attorney:
Primary Examiner:
Int. Cl.
CPC ...
C23C / ;
U.S. Cl.
CPC ...
4272557 ; 4272481 ; 427255 ; 427402 ; 437101 ; 437909 ;
Abstract

A multi-step CVD method for thin film transistor is disclosed. The method can be carried out by depositing a high quality g-SiN.sub.x at a low deposition rate on top of an average quality gate nitride deposited at a high deposition rate and then depositing an amorphous silicon layer. It also applies in a process where high quality amorphous silicon is first deposited at a low deposition rate on a gate nitride layer to form an interface, and then average quality amorphous silicon is deposited at a high deposition rate to complete the silicon layer. The unique process can be applied whenever an interface exists with an active semiconductor layer of amorphous silicon. The process is applicable to either the back channel etched TFT device or the etch stopped TFT device.


Find Patent Forward Citations

Loading…