The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Aug. 06, 2024

Filed:

Apr. 13, 2021
Applicant:

Taiwan Semiconductor Manufacturing Company Limited, Hsinchu, TW;

Inventors:

Yong-Jie Wu, Hsinchu, TW;

Yen-Chung Ho, Hsinchu, TW;

Hui-Hsien Wei, Taoyuan, TW;

Chia-Jung Yu, Hsinchu, TW;

Pin-Cheng Hsu, Zhubei, TW;

Mauricio Manfrini, Zhubei, TW;

Chung-Te Lin, Taiwan, TW;

Attorney:
Primary Examiner:
Assistant Examiner:
Int. Cl.
CPC ...
H10B 61/00 (2023.01); H01L 21/02 (2006.01); H01L 29/24 (2006.01); H01L 29/417 (2006.01); H01L 29/66 (2006.01); H01L 29/78 (2006.01); H10B 53/30 (2023.01); H10B 63/00 (2023.01); H10N 50/01 (2023.01); H10N 70/00 (2023.01);
U.S. Cl.
CPC ...
H10B 61/22 (2023.02); H01L 21/02565 (2013.01); H01L 29/24 (2013.01); H01L 29/41791 (2013.01); H01L 29/66969 (2013.01); H01L 29/785 (2013.01); H10B 53/30 (2023.02); H10B 63/30 (2023.02); H10N 50/01 (2023.02); H10N 70/011 (2023.02);
Abstract

A semiconductor device includes a semiconducting metal oxide fin located over a lower-level dielectric material layer, a gate dielectric layer located on a top surface and sidewalls of the semiconducting metal oxide fin, a gate electrode located on the gate dielectric layer and straddling the semiconducting metal oxide fin, an access-level dielectric material layer embedding the gate electrode and the semiconducting metal oxide fin, a memory cell embedded in a memory-level dielectric material layer and including a first electrode, a memory element, and a second electrode, and a bit line overlying the memory cell. The first electrode may be electrically connected to a drain region within the semiconducting metal oxide fin through a first electrically conductive path, and the second electrode is electrically connected to the bit line.


Find Patent Forward Citations

Loading…