The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Sep. 13, 2022

Filed:

Oct. 28, 2020
Applicant:

Intel Corporation, Santa Clara, CA (US);

Inventors:

Glenn A. Glass, Portland, OR (US);

Karthik Jambunathan, Hillsboro, OR (US);

Anand S. Murthy, Portland, OR (US);

Chandra S. Mohapatra, Hillsboro, OR (US);

Patrick Morrow, Portland, OR (US);

Mauro J. Kobrinsky, Portland, OR (US);

Assignee:

Intel Corporation, Santa Clara, CA (US);

Attorney:
Primary Examiner:
Assistant Examiner:
Int. Cl.
CPC ...
H01L 21/74 (2006.01); H01L 29/417 (2006.01); H01L 21/8238 (2006.01); H01L 27/092 (2006.01); H01L 21/768 (2006.01); H01L 21/84 (2006.01); H01L 27/12 (2006.01); H01L 29/66 (2006.01); H01L 23/48 (2006.01); H01L 21/8234 (2006.01); H01L 27/088 (2006.01); H01L 29/06 (2006.01); H01L 29/78 (2006.01); H01L 23/485 (2006.01);
U.S. Cl.
CPC ...
H01L 29/41766 (2013.01); H01L 21/76898 (2013.01); H01L 21/823418 (2013.01); H01L 21/823431 (2013.01); H01L 21/823814 (2013.01); H01L 21/823821 (2013.01); H01L 21/823871 (2013.01); H01L 21/845 (2013.01); H01L 23/481 (2013.01); H01L 27/0886 (2013.01); H01L 27/0924 (2013.01); H01L 27/1211 (2013.01); H01L 29/0669 (2013.01); H01L 29/41791 (2013.01); H01L 29/66 (2013.01); H01L 29/66795 (2013.01); H01L 29/7851 (2013.01); H01L 23/485 (2013.01);
Abstract

Techniques are disclosed for backside source/drain (S/D) replacement for semiconductor devices with metallization on both sides (MOBS). The techniques described herein provide methods to recover or otherwise facilitate low contact resistance, thereby reducing or eliminating parasitic external resistance that degrades transistor performance. In some cases, the techniques include forming sacrificial S/D material and a seed layer during frontside processing of a device layer including one or more transistor devices. The device layer can then be inverted and bonded to a host wafer. A backside reveal of the device layer can then be performed via grinding, etching, and/or CMP processes. The sacrificial S/D material can then be removed through backside S/D contact trenches using the seed layer as an etch stop, followed by the formation of relatively highly doped final S/D material grown from the seed layer, to provide enhanced ohmic contact properties. Other embodiments may be described and/or disclosed.


Find Patent Forward Citations

Loading…