The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Dec. 28, 2021

Filed:

Jul. 20, 2020
Applicant:

Taiwan Semiconductor Manufacturing Co., Ltd., Hsinchu, TW;

Inventors:

Chun Hsiung Tsai, Xinpu Township, TW;

Wei-Yuan Lu, Taipei, TW;

Chien-Tai Chan, Hsinchu, TW;

Wei-Yang Lee, Taipei, TW;

Da-Wen Lin, Hsinchu, TW;

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
H01L 29/08 (2006.01); H01L 29/78 (2006.01); H01L 29/66 (2006.01); H01L 29/417 (2006.01); H01L 21/02 (2006.01); H01L 29/16 (2006.01); H01L 29/32 (2006.01); H01L 29/04 (2006.01); H01L 29/06 (2006.01); H01L 29/165 (2006.01);
U.S. Cl.
CPC ...
H01L 29/0847 (2013.01); H01L 21/02529 (2013.01); H01L 29/045 (2013.01); H01L 29/0653 (2013.01); H01L 29/165 (2013.01); H01L 29/1608 (2013.01); H01L 29/32 (2013.01); H01L 29/41766 (2013.01); H01L 29/66795 (2013.01); H01L 29/785 (2013.01); H01L 29/7847 (2013.01); H01L 29/7848 (2013.01); H01L 29/7855 (2013.01); H01L 29/7856 (2013.01); H05K 999/99 (2013.01); H01L 21/0262 (2013.01); H01L 21/02521 (2013.01); H01L 21/02532 (2013.01);
Abstract

Embodiments of mechanisms for forming dislocations in source and drain regions of finFET devices are provided. The mechanisms involve recessing fins and removing the dielectric material in the isolation structures neighboring fins to increase epitaxial regions for dislocation formation. The mechanisms also involve performing a pre-amorphous implantation (PAI) process either before or after the epitaxial growth in the recessed source and drain regions. An anneal process after the PAI process enables consistent growth of the dislocations in the source and drain regions. The dislocations in the source and drain regions (or stressor regions) can form consistently to produce targeted strain in the source and drain regions to improve carrier mobility and device performance for NMOS devices.


Find Patent Forward Citations

Loading…