The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Dec. 07, 2021

Filed:

Jun. 26, 2015
Applicant:

Intel Corporation, Santa Clara, CA (US);

Inventors:

Han Wui Then, Portland, OR (US);

Sansaptak Dasgupta, Hillsboro, OR (US);

Sanaz K. Gardner, Portland, OR (US);

Marko Radosavljevic, Beaverton, OR (US);

Seung Hoon Sung, Portland, OR (US);

Robert S. Chau, Beaverton, OR (US);

Assignee:

Intel Corporation, Santa Clara, CA (US);

Attorney:
Primary Examiner:
Assistant Examiner:
Int. Cl.
CPC ...
H01L 29/778 (2006.01); H01L 29/20 (2006.01); H01L 29/78 (2006.01); H01L 21/762 (2006.01); H01L 29/786 (2006.01); H01L 29/66 (2006.01); H01L 29/423 (2006.01); H01L 29/775 (2006.01);
U.S. Cl.
CPC ...
H01L 29/7786 (2013.01); H01L 21/76248 (2013.01); H01L 29/2003 (2013.01); H01L 29/42392 (2013.01); H01L 29/66742 (2013.01); H01L 29/7783 (2013.01); H01L 29/78 (2013.01); H01L 29/785 (2013.01); H01L 29/78681 (2013.01); H01L 29/775 (2013.01);
Abstract

Techniques are disclosed for gallium nitride (GaN) oxide isolation and formation of GaN transistor structures on a substrate. In some cases, the GaN transistor structures can be used for system-on-chip integration of high-voltage GaN front-end radio frequency (RF) switches on a bulk silicon substrate. The techniques can include, for example, forming multiple fins in a substrate, depositing the GaN layer on the fins, oxidizing at least a portion of each fin in a gap below the GaN layer, and forming one or more transistors on and/or from the GaN layer. In some cases, the GaN layer is a plurality of GaN islands, each island corresponding to a given fin. The techniques can be used to form various non-planar isolated GaN transistor architectures having a relatively small form factor, low on-state resistance, and low off-state leakage, in some cases.


Find Patent Forward Citations

Loading…