The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Jun. 02, 2020

Filed:

Feb. 27, 2017
Applicant:

Infineon Technologies Ag, Neubiberg, DE;

Inventors:

Paul Ganitzer, Finkenstein, AT;

Carsten von Koblinski, Villach, AT;

Thomas Feil, Villach, AT;

Gerald Lackner, Arnoldstein, AT;

Jochen Mueller, Regensburg, DE;

Martin Poelzl, Ossiach, AT;

Tobias Polster, Villach, AT;

Assignee:

Infineon Technologies AG, Neubiberg, DE;

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
H01L 21/78 (2006.01); H01L 21/8234 (2006.01); H01L 21/56 (2006.01); H01L 23/495 (2006.01); H01L 21/762 (2006.01); H01L 21/768 (2006.01); H01L 23/48 (2006.01); H01L 25/065 (2006.01); H01L 23/31 (2006.01);
U.S. Cl.
CPC ...
H01L 21/8234 (2013.01); H01L 21/561 (2013.01); H01L 21/762 (2013.01); H01L 21/76873 (2013.01); H01L 21/78 (2013.01); H01L 23/481 (2013.01); H01L 23/49562 (2013.01); H01L 25/0655 (2013.01); H01L 23/3114 (2013.01); H01L 23/3135 (2013.01); H01L 2224/06181 (2013.01); H01L 2224/16245 (2013.01); H01L 2224/48091 (2013.01); H01L 2224/48247 (2013.01); H01L 2224/48465 (2013.01); H01L 2224/73257 (2013.01); H01L 2924/181 (2013.01);
Abstract

In an embodiment, a method includes forming at least one trench in non-device regions of a first surface of a semiconductor wafer, the non-device regions being arranged between component positions, the component positions including device regions and a first metallization structure, applying a first polymer layer to the first surface of a semiconductor wafer such that the trenches and edge regions of the component positions are covered with the first polymer layer and such that at least a portion of the first metallization structure is uncovered by the first polymer layer, removing portions of a second surface of the semiconductor wafer, the second surface opposing the first surface, revealing portions of the first polymer layer in the non-device regions and producing a worked second surface and inserting a separation line through the first polymer layer in the non-device regions to form a plurality of separate semiconductor dies.


Find Patent Forward Citations

Loading…