The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.
The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.
Patent No.:
Date of Patent:
Oct. 08, 2019
Filed:
Mar. 25, 2014
Intel Corporation, Santa Clara, CA (US);
Prashant Majhi, San Jose, CA (US);
Elijah V. Karpov, Santa Clara, CA (US);
Uday Shah, Portland, OR (US);
Niloy Mukherjee, Portland, OR (US);
Charles C. Kuo, Hillsboro, OR (US);
Ravi Pillarisetty, Portland, OR (US);
Brian S. Doyle, Portland, OR (US);
Robert S. Chau, Beaverton, OR (US);
INTEL CORPORATION, Santa Clara, CA (US);
Abstract
Techniques are disclosed for forming non-planar resistive memory cells, such as non-planar resistive random-access memory (ReRAM or RRAM) cells. The techniques can be used to reduce forming voltage requirements and/or resistances involved (such as the resistance during the low-resistance state) relative to planar resistive memory cells for a given memory cell space. The non-planar resistive memory cell includes a first electrode, a second electrode, and a switching layer disposed between the first and second electrodes. The second electrode may be substantially between opposing portions of the switching layer, and the first electrode may be substantially adjacent to at least two sides of the switching layer, after the non-planar resistive memory cell is formed. In some cases, an oxygen exchange layer (OEL) may be disposed between the switching layer and one of the first and second electrodes to, for example, increase flexibility in incorporating materials in the cell.