The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Mar. 14, 2017

Filed:

Nov. 24, 2015
Applicant:

Intel Ip Corporation, Santa Clara, CA (US);

Inventors:

Vianney Choserot, Antibes, FR;

Loubna Hannati, Roquefort les pins, FR;

Nabil Badereddine, Grasse, FR;

Christophe Chanussot, Antibes, FR;

Assignee:

INTEL IP CORPORATION, Santa Clara, CA (US);

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
G11C 11/00 (2006.01); G11C 11/419 (2006.01); G11C 29/12 (2006.01); G11C 29/50 (2006.01); G11C 29/54 (2006.01); G11C 11/413 (2006.01); G11C 11/418 (2006.01); G11C 29/44 (2006.01); G11C 8/08 (2006.01); G11C 11/41 (2006.01); G11C 29/18 (2006.01);
U.S. Cl.
CPC ...
G11C 11/419 (2013.01); G11C 11/413 (2013.01); G11C 11/418 (2013.01); G11C 29/12 (2013.01); G11C 29/12005 (2013.01); G11C 29/44 (2013.01); G11C 29/50 (2013.01); G11C 29/54 (2013.01); G11C 8/08 (2013.01); G11C 11/41 (2013.01); G11C 2029/1202 (2013.01); G11C 2029/1802 (2013.01);
Abstract

Embodiments of design-for-test (DFT) apparatuses and related techniques are disclosed herein. In some embodiments, a DFT apparatus may include an SRAM cell, read/write (R/W) circuitry to provide a nominal word line (WL) voltage and a nominal BL voltage for application to the SRAM cell during accesses. The DFT apparatus may also include test circuitry having an activated state and a deactivated state. When the test circuitry is in the activated state, in some embodiments, the WL voltage and/or the BL voltage applied to the SRAM cell may be different from the nominal voltages provided by the R/W/decoder circuitry. The R/W/decoder circuitry may be operated to perform accesses to the SRAM cell while the test circuitry is in the activated state. Other embodiments may be disclosed and/or claimed.


Find Patent Forward Citations

Loading…