The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Dec. 06, 2016

Filed:

Dec. 20, 2013
Applicant:

Globalfoundries Inc., Grand Kayman, KY (US);

Inventors:

Roman Boschke, Dresden, DE;

Stefan Flachowsky, Dresden, DE;

Maciej Wiatr, Dresden, DE;

Christian Schippel, Dresden, DE;

Assignee:

GLOBALFOUNDRIES Inc., Grand Cayman, KY;

Attorney:
Primary Examiner:
Assistant Examiner:
Int. Cl.
CPC ...
H01L 29/49 (2006.01); H01L 21/285 (2006.01); H01L 23/62 (2006.01); H01L 23/525 (2006.01);
U.S. Cl.
CPC ...
H01L 29/4975 (2013.01); H01L 23/5256 (2013.01); H01L 23/62 (2013.01); H01L 2924/0002 (2013.01);
Abstract

E-fuses are used in integrated circuits in order to permit real-time dynamic reprogramming of the circuit after manufacturing. An e-fuse is hereby proposed wherein the metal element adapted to be blown upon passage of a current is not comprised of a silicide layer but is rather a metal layer above which a semiconductor layer is formed. A dielectric layer is then formed on the semiconductor layer, in order to prevent metal silicide from forming over the metal layer. The process of manufacturing the e-fuse can be easily integrated in an HKMG manufacturing flow. In particular, fully silicided metal gates may be manufactured in conjunction with the e-fuse, without jeopardizing the correct functioning of the e-fuse.


Find Patent Forward Citations

Loading…