The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Oct. 25, 2016

Filed:

Oct. 11, 2012
Applicant:

Peking University, Beijing, CN;

Inventors:

Ru Huang, Beijing, CN;

Jiewen Fan, Beijing, CN;

Xiaoyan Xu, Beijing, CN;

Jia Li, Beijing, CN;

Runsheng Wang, Beijing, CN;

Assignee:

PEKING UNIVERSITY, Beijing, CN;

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
H01L 21/336 (2006.01); H01L 29/66 (2006.01); H01L 21/02 (2006.01); H01L 21/027 (2006.01); H01L 21/311 (2006.01); H01L 21/306 (2006.01); H01L 21/28 (2006.01); H01L 21/321 (2006.01); H01L 21/3213 (2006.01); H01L 21/265 (2006.01); H01L 21/324 (2006.01); H01L 29/06 (2006.01);
U.S. Cl.
CPC ...
H01L 29/66795 (2013.01); H01L 21/0217 (2013.01); H01L 21/0277 (2013.01); H01L 21/02164 (2013.01); H01L 21/02238 (2013.01); H01L 21/26513 (2013.01); H01L 21/28035 (2013.01); H01L 21/30604 (2013.01); H01L 21/31116 (2013.01); H01L 21/324 (2013.01); H01L 21/3212 (2013.01); H01L 21/32133 (2013.01); H01L 29/0649 (2013.01); H01L 21/02255 (2013.01);
Abstract

Disclosed herein is a method for fabricating a FinFET with separated double gates on a bulk silicon, comprising: forming a pattern for a source, a drain and a thin bar connecting the source and the drain; forming an oxidation isolation layer; forming a gate structure and a source/drain structure; and forming a metal contact and a metal interconnection. By means of the method herein, it is very easy to fabricate the FinFET with separated double gates on the bulk silicon wafer, and the overall process flow is completely compatible with the conventional silicon-based very large scale integrated circuit manufacturing technology. Thus, the method herein is simple, convenient and has a short process period, greatly economizing the cost of the silicon wafer. In addition, by employing the FinFET with separated double gates fabricated by the method according to the invention, the short channel effect can be effectively suppressed. Further, the power consumption of the device can be further reduced through the special multi-threshold characteristic of the device with separated double gates.


Find Patent Forward Citations

Loading…