The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Aug. 23, 2016

Filed:

Jan. 20, 2015
Applicant:

Globalfoundries Inc., Grand Cayman, KY;

Inventors:

Kangguo Cheng, Schenectady, NY (US);

Robert H. Dennard, Cronton-on-Hudson, NY (US);

Hemanth Jagannathan, Guilderland, NY (US);

Ali Khakifirooz, Los Altos, CA (US);

Tak H. Ning, Yorktown Heights, NY (US);

Ghavam G. Shahidi, Pound Ridge, NY (US);

Assignee:

GLOBALFOUNDRIES INC., Grand Cayman, KY;

Attorney:
Primary Examiner:
Assistant Examiner:
Int. Cl.
CPC ...
H01L 21/762 (2006.01); H01L 27/115 (2006.01); B82Y 10/00 (2011.01); H01L 27/12 (2006.01); H01L 21/84 (2006.01); H01L 29/66 (2006.01); H01L 29/788 (2006.01);
U.S. Cl.
CPC ...
H01L 21/76251 (2013.01); B82Y 10/00 (2013.01); H01L 21/76283 (2013.01); H01L 21/84 (2013.01); H01L 27/115 (2013.01); H01L 27/11536 (2013.01); H01L 27/11543 (2013.01); H01L 27/11563 (2013.01); H01L 27/1203 (2013.01); H01L 29/66825 (2013.01); H01L 29/7881 (2013.01);
Abstract

Semiconductor nanoparticles are deposited on a top surface of a first insulator layer of a substrate. A second insulator layer is deposited over the semiconductor nanoparticles and the first insulator layer. A semiconductor layer is then bonded to the second insulator layer to provide a semiconductor-on-insulator substrate, which includes a buried insulator layer including the first and second insulator layers and embedded semiconductor nanoparticles therein. Back gate electrodes are formed underneath the buried insulator layer, and shallow trench isolation structures are formed to isolate the back gate electrodes. Field effect transistors are formed in a memory device region and a logic device region employing same processing steps. The embedded nanoparticles can be employed as a charge storage element of non-volatile memory devices, in which charge carriers tunnel through the second insulator layer into or out of the semiconductor nanoparticles during writing and erasing.


Find Patent Forward Citations

Loading…