The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.
The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.
Patent No.:
Date of Patent:
May. 03, 2016
Filed:
Mar. 07, 2012
Willem-jan Toren, St. Maximin, FR;
Xian Liu, Sunnyvale, CA (US);
Gerhard Metzger-brueckl, Geisenfeld, DE;
Nhan DO, Saratoga, CA (US);
Stephan Wege, Bannewitz-Cunnersdorf, DE;
Nadia Miridi, Auriol, FR;
Chien-sheng Su, Saratoga, CA (US);
Cecile Bernardi, Bouc Bel Air, FR;
Liz Cuevas, Los Gatos, CA (US);
Florence Guyot, Venellas, FR;
Yueh-hsin Chen, Pleasanton, CA (US);
Henry Om'mani, Santa Clara, CA (US);
Mandana Tadayoni, Cupertino, CA (US);
Willem-Jan Toren, St. Maximin, FR;
Xian Liu, Sunnyvale, CA (US);
Gerhard Metzger-Brueckl, Geisenfeld, DE;
Nhan Do, Saratoga, CA (US);
Stephan Wege, Bannewitz-Cunnersdorf, DE;
Nadia Miridi, Auriol, FR;
Chien-Sheng Su, Saratoga, CA (US);
Cecile Bernardi, Bouc Bel Air, FR;
Liz Cuevas, Los Gatos, CA (US);
Florence Guyot, Venellas, FR;
Yueh-Hsin Chen, Pleasanton, CA (US);
Henry Om'mani, Santa Clara, CA (US);
Mandana Tadayoni, Cupertino, CA (US);
Silicon Storage Technology, Inc., San Jose, CA (US);
Abstract
A stack gate structure for a non-volatile memory array has a semiconductor substrate having a plurality of substantially parallel spaced apart active regions, with each active region having an axis in a first direction. A first insulating material is between each stack gate structure in the second direction perpendicular to the first direction. Each stack gate structure has a second insulating material over the active region, a charge holding gate over the second insulating material, a third insulating material over the charge holding gate, and a first portion of a control gate over the third insulating material. A second portion of the control gate is over the first portion of the control gate and over the first insulating material adjacent thereto and extending in the second direction. A fourth insulating material is over the second portion of the control gate.