The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Apr. 26, 2016

Filed:

Jun. 28, 2013
Applicant:

Maxim Integrated Products, Inc., San Jose, CA (US);

Inventors:

Amit S. Kelkar, Flower Mound, TX (US);

Karthik Thambidurai, Plano, TX (US);

Peter R. Harper, Gilroy, CA (US);

Viren Khandekar, Flower Mound, TX (US);

Assignee:

Maxim Integrated Products, Inc., San Jose, CA (US);

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
H01L 23/48 (2006.01); H01L 23/52 (2006.01); H01L 29/40 (2006.01); H01L 25/00 (2006.01);
U.S. Cl.
CPC ...
H01L 25/00 (2013.01); H01L 25/50 (2013.01);
Abstract

A device and fabrication techniques are described that employ wafer-level packaging techniques to fabricate semiconductor devices that include an embedded integrated circuit chip device and an embedded passive device on a semiconductor wafer device. In implementations, the wafer-level package device includes a semiconductor wafer device, an embedded integrated circuit chip, an embedded passive device, an encapsulation structure covering at least a portion of the semiconductor wafer device, the embedded integrated circuit chip, and the embedded passive device, at least one redistribution layer structure, and at least one solder bump for providing electrical interconnectivity to the devices. Once the wafer is singulated into semiconductor devices, the semiconductor devices may be mounted to a printed circuit board, and the solder bumps may provide electrical interconnectivity through the backside of the device that interface with pads of the printed circuit board.


Find Patent Forward Citations

Loading…