The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.
The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.
Patent No.:
Date of Patent:
Jan. 12, 2016
Filed:
Dec. 27, 2012
Southeast University, Jiangsu, CN;
Na Bai, Jiangsu, CN;
Longxing Shi, Jiangsu, CN;
Jun Yang, Jiangsu, CN;
Xinning Liu, Jiangsu, CN;
Jiafeng Zhu, Jiangsu, CN;
Yue Feng, Jiangsu, CN;
Cai Gong, Jiangsu, CN;
Fei Pan, Jiangsu, CN;
Hong Chang, Jiangsu, CN;
Yifeng Deng, Jiangsu, CN;
Yuan Chen, Jiangsu, CN;
Yingcheng Xia, Jiangsu, CN;
Southeast University, , CN;
Abstract
A circuit for improving process robustness of sub-threshold SRAM memory cells serves as an auxiliary circuit for a sub-threshold SRAM memory cell. The output of the circuit is connected to PMOS transistors of the sub-threshold SRAM memory cell and substrate of PMOS transistors in the circuit. The circuit includes a detection circuit for threshold voltages of the PMOS transistors and a differential input and single-ended output amplifier. The circuit changes the substrate voltage of the PMOS transistors in the sub-threshold SRAM memory cell and the PMOS transistors in the circuit in a self-adapting manner by detecting threshold voltage fluctuations of PMOS and NMOS transistor resulted from process fluctuations and thereby regulates the threshold voltages of the PMOS transistors, so that the threshold voltages of the PMOS and NMOS transistors match. The circuit improves the noise margin of sub-threshold SRAM memory cells and the process robustness of sub-threshold SRAM memory cells.