The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Nov. 10, 2015

Filed:

May. 31, 2013
Applicants:

Yun-sang Lee, Yongin-si, KR;

Dong-seok Kang, Seoul, KR;

Sang-beom Kang, Hwaseong-si, KR;

Chan-kyung Kim, Hwaseong-si, KR;

Chul-woo Park, Yongin-si, KR;

Dong-hyun Sohn, Hwaseong-si, KR;

Hyung-rok OH, Yongin-si, KR;

Inventors:

Yun-Sang Lee, Yongin-si, KR;

Dong-Seok Kang, Seoul, KR;

Sang-Beom Kang, Hwaseong-si, KR;

Chan-Kyung Kim, Hwaseong-si, KR;

Chul-Woo Park, Yongin-si, KR;

Dong-Hyun Sohn, Hwaseong-si, KR;

Hyung-Rok Oh, Yongin-si, KR;

Assignee:

Samsung Electronics Co., Ltd., Suwon-si, Gyeonggi-do, KR;

Attorney:
Primary Examiner:
Assistant Examiner:
Int. Cl.
CPC ...
G11C 11/16 (2006.01); G11C 7/12 (2006.01);
U.S. Cl.
CPC ...
G11C 11/1653 (2013.01); G11C 7/12 (2013.01); G11C 11/16 (2013.01);
Abstract

A semiconductor memory device includes a cell array including one or more bank groups, where each of the one or more bank groups includes a plurality of banks and each of the plurality of banks includes a plurality of spin transfer torque magneto resistive random access memory (STT-MRAM) cells. The semiconductor memory device further includes a source voltage generating unit for applying a voltage to a source line connected to the each of the plurality of STT-MRAM cells, and a command decoder for decoding a command from an external source in order to perform read and write operations on the plurality of STT-MRAM cells. The command includes a combination of at least one signal of a row address strobe (RAS), a column address strobe (CAS), a chip selecting signal (CS), a write enable signal (WE), and a clock enable signal (CKE).


Find Patent Forward Citations

Loading…