The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Aug. 04, 2015

Filed:

Jan. 27, 2009
Applicants:

Christopher P. Ausschnitt, Boston, MA (US);

Jaime D. Morillo, Beacon, NY (US);

Jed H. Rankin, Richmond, VT (US);

Roger J. Yerdon, Pleasant Valley, NY (US);

Inventors:

Christopher P. Ausschnitt, Boston, MA (US);

Jaime D. Morillo, Beacon, NY (US);

Jed H. Rankin, Richmond, VT (US);

Roger J. Yerdon, Pleasant Valley, NY (US);

Attorneys:
Primary Examiner:
Int. Cl.
CPC ...
G03F 9/00 (2006.01); G03C 5/00 (2006.01); G03F 1/38 (2012.01); G03F 7/20 (2006.01); G03F 1/00 (2012.01); G03F 1/42 (2012.01);
U.S. Cl.
CPC ...
G03F 7/70683 (2013.01); G03F 1/14 (2013.01); G03F 1/144 (2013.01); G03F 1/42 (2013.01); G03F 7/70625 (2013.01); G03F 7/70633 (2013.01);
Abstract

A method for mask-to-wafer correlation among multiple masking levels of a semiconductor manufacturing process. The method includes creating compact targets containing structure patterns suitable for pattern placement, critical dimension and overlay measurement at a set of common locations on two or more patterning layers, and creating at least two masks containing functional circuit structure patterns and the compact targets at locations between functional circuit structure patterns. The method then includes measuring the targets, determining overlay variation between the masks, exposing and creating with one mask a first lithographic processing layer on a wafer, and exposing and creating with another mask a second lithographic processing layer on the wafer, over the first layer. The method further includes measuring the targets on the wafer at one or more of the layers, and correlating the mask and wafer measurements to distinguish mask and lithography induced components of critical dimension and overlay variation.


Find Patent Forward Citations

Loading…