The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Jul. 28, 2015

Filed:

Jul. 25, 2013
Applicant:

Taiwan Semiconductor Manufacturing Company, Ltd., Hsin-Chu, TW;

Inventors:

Hsueh-Shih Fan, Hsinchu, TW;

Sun-Jay Chang, Hsinchu, TW;

Chia-Hsin Hu, Changhua, TW;

Min-Chang Liang, Zhu-Dong Town, TW;

Shien-Yang Wu, Jhudong Town, TW;

Wen-Hsing Hsieh, Hsinchu, TW;

Ching-Fang Huang, Taipei, TW;

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
H01L 29/76 (2006.01); H01L 29/94 (2006.01); H01L 31/062 (2012.01); H01L 31/113 (2006.01); H01L 31/119 (2006.01); H01L 29/861 (2006.01); H01L 29/66 (2006.01); H01L 29/16 (2006.01); H01L 29/161 (2006.01); H01L 29/201 (2006.01); H01L 27/092 (2006.01);
U.S. Cl.
CPC ...
H01L 29/861 (2013.01); H01L 29/66136 (2013.01); H01L 27/0924 (2013.01); H01L 29/161 (2013.01); H01L 29/1608 (2013.01); H01L 29/201 (2013.01);
Abstract

Disclosed are a FinFET diode of high efficiency, designed to resolve the degradation problem with a conventional FinFET diode arising from reduced active area, and a method of fabrication. The FinFET diode has a doped substrate, two spaced-apart groups of substantially parallel, equally-spaced, elongated semiconductor fin structures, dielectric layers formed between the two groups and among the fin structures for insulation, a plurality of substantially equal-spaced and parallel elongated gate structures perpendicularly traversing both groups of the fin structures, and two groups of semiconductor strips respectively formed lengthwise upon the two groups of the fin structures. The two groups of semiconductor strips are doped to have opposite conductivity types, p-type and n-type. The FinFET diode further has metal contacts formed upon the semiconductor strips. In an embodiment, the semiconductor strips may be integrally formed with the fin structures by epitaxial growth and in-situ doped.


Find Patent Forward Citations

Loading…