The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.
The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.
Patent No.:
Date of Patent:
Dec. 25, 2012
Filed:
Mar. 30, 2010
Vishnu K. Khemka, Phoenix, AZ (US);
Tahir A. Khan, Tempe, AZ (US);
Ronghua Zhu, Chandler, AZ (US);
Weixiao Huang, Tempe, AZ (US);
Bernhard H. Grote, Phoenix, AZ (US);
Vishnu K. Khemka, Phoenix, AZ (US);
Tahir A. Khan, Tempe, AZ (US);
Ronghua Zhu, Chandler, AZ (US);
Weixiao Huang, Tempe, AZ (US);
Bernhard H. Grote, Phoenix, AZ (US);
Freescale Semiconductor, Inc., Austin, TX (US);
Abstract
Transistors () employing floating buried layers (BL) () may exhibit transient breakdown voltage (BVdss)significantly less than (BVdss). It is found that this occurs because the floating BL () fails to rapidly follow the applied transient, causing the local electric field within the device to temporarily exceed avalanche conditions. (BVdss)of such transistors () can be improved to equal or exceed (BVdss)by including a charge pump capacitance () coupling the floating BL () to whichever high-side terminal () receives the transient. The charge pump capacitance () may be external to the transistor (), may be formed on the device surface () or, may be formed internally to the transistor (--) using a dielectric deep trench isolation wall () separating DC isolated sinker regions () extending to the BL (). The improvement is particularly useful for LDMOS devices.