The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Aug. 02, 2011

Filed:

Jan. 25, 2010
Applicants:

Kevin K. Chan, Staten Island, NY (US);

Brian J. Greene, Wappingers Falls, NY (US);

Judson R. Holt, Wappingers Falls, NY (US);

Jeffrey B. Johnson, Essex Junction, NY (US);

Thomas S. Kanarsky, Hopewell Junction, NY (US);

Jophy S. Koshy, Wappingers Falls, NY (US);

Kevin Mcstay, Hopewell Junction, NY (US);

Dae-gyu Park, Poughquag, NY (US);

Johan W. Weijtmans, Hopewell Junction, NY (US);

Frank B. Yang, Mahwah, NJ (US);

Inventors:

Kevin K. Chan, Staten Island, NY (US);

Brian J. Greene, Wappingers Falls, NY (US);

Judson R. Holt, Wappingers Falls, NY (US);

Jeffrey B. Johnson, Essex Junction, NY (US);

Thomas S. Kanarsky, Hopewell Junction, NY (US);

Jophy S. Koshy, Wappingers Falls, NY (US);

Kevin McStay, Hopewell Junction, NY (US);

Dae-Gyu Park, Poughquag, NY (US);

Johan W. Weijtmans, Hopewell Junction, NY (US);

Frank B. Yang, Mahwah, NJ (US);

Assignees:
Attorneys:
Primary Examiner:
Int. Cl.
CPC ...
H01L 21/336 (2006.01); H01L 21/76 (2006.01);
U.S. Cl.
CPC ...
Abstract

A semiconductor device and a method of making the device are provided. The method can include forming a gate conductor overlying a major surface of a monocrystalline semiconductor region and forming first spacers on exposed walls of the gate conductor. Using the gate conductor and the first spacers as a mask, at least extension regions are implanted in the semiconductor region and dummy spacers are formed extending outward from the first spacers. Using the dummy spacers as a mask, the semiconductor region is etched to form recesses having at least substantially straight walls extending downward from the major surface to a bottom surface, such that a substantial angle is defined between the bottom surface and the walls. Subsequently, the process is continued by epitaxially growing regions of stressed monocrystalline semiconductor material within the recesses. Then the dummy spacers are removed and the transistor can be completed by forming source/drain regions of the transistor that are at least partially disposed in the stressed semiconductor material regions.


Find Patent Forward Citations

Loading…