The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Mar. 29, 2011

Filed:

Dec. 20, 2005
Applicants:

Richard J. Carter, Vancouver, WA (US);

Hemanshu D. Bhatt, Vancouver, WA (US);

Shiqun Gu, Vancouver, WA (US);

Peter A. Burke, Portland, OR (US);

James R. B. Elmer, Vancouver, WA (US);

Sey-shing Sun, Portland, OR (US);

Byung-sung Kwak, Portland, OR (US);

Verne Hornback, Camas, WA (US);

Inventors:

Richard J. Carter, Vancouver, WA (US);

Hemanshu D. Bhatt, Vancouver, WA (US);

Shiqun Gu, Vancouver, WA (US);

Peter A. Burke, Portland, OR (US);

James R. B. Elmer, Vancouver, WA (US);

Sey-Shing Sun, Portland, OR (US);

Byung-Sung Kwak, Portland, OR (US);

Verne Hornback, Camas, WA (US);

Assignee:

Nantero, Inc., Woburn, MA (US);

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
H01L 21/336 (2006.01);
U.S. Cl.
CPC ...
Abstract

A method of forming a self-aligned logic cell. A nanotube layer is formed over the bottom electrode. A clamp layer is formed over the nanotube layer. The clamp layer covers the nanotube layer, thereby protecting the nanotube layer. A dielectric layer is formed over the clamp layer. The dielectric layer is etched. The clamp layer provides an etch stop and protects the nanotube layer. The clamp layer is etched with an isotropic etchant that etches the clamp layer underneath the dielectric layer, creating an overlap of the dielectric layer, and causing a self-alignment between the clamp layer and the dielectric layer. A spacer layer is formed over the nanotube layer. The spacer layer is etched except for a ring portion around the edge of the dielectric layer. The nanotube layer is etched except for portions that are underlying at least one of the clamp layer, the dielectric layer, and the spacer layer, thereby causing a self-alignment between the clamp layer, the overlap to the dielectric layer, the spacer layer, and the nanotube layer.


Find Patent Forward Citations

Loading…