The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.
The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.
Patent No.:
Date of Patent:
Apr. 21, 2009
Filed:
Dec. 26, 2006
Deleep R. Nair, Wappingers Falls, NY (US);
Christopher V. Baiocco, Newburgh, NY (US);
Xiangdong Chen, Poughquag, NY (US);
Junjung Kim, Fishkill, NY (US);
Jae-eun Park, Fishkill, NY (US);
Daewon Yang, Hopewell Junction, NY (US);
Deleep R. Nair, Wappingers Falls, NY (US);
Christopher V. Baiocco, Newburgh, NY (US);
Xiangdong Chen, Poughquag, NY (US);
Junjung Kim, Fishkill, NY (US);
Jae-eun Park, Fishkill, NY (US);
Daewon Yang, Hopewell Junction, NY (US);
International Business Machines Corporation, Armonk, NY (US);
Abstract
A method of producing a metal oxide semiconductor field effect transistor (MOSFET) creates a transistor by patterning a gate structure over a substrate, forming spacers on sides of the gate structure, and forming conductor regions within the substrate on alternate sides of the gate stack. The gate structure and the conductor regions make up the transistor. In order to reduce high power plasma induced damage, the method initially applies a first plasma having a first power level to the transistor to form a first stress layer over the transistor. After the first lower-power plasma is applied, the method then applies a second plasma having a second power level to the transistor to from a second stress layer over the first stress layer. The second power level is higher (e.g., at least 5 times higher) than the first power level.