The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Mar. 17, 2009

Filed:

Dec. 31, 2002
Applicants:

Roy E. Scheuerlein, Cupertino, CA (US);

Christopher Petti, Mountain View, CA (US);

Andrew J. Walker, Mountain View, CA (US);

En-hsing Chen, Sunnyvale, CA (US);

Sucheta Nallamothu, San Jose, CA (US);

Alper Ilkbahar, San Jose, CA (US);

Luca Fasoli, San Jose, CA (US);

Igor Koutnetsov, Santa Clara, CA (US);

Inventors:

Roy E. Scheuerlein, Cupertino, CA (US);

Christopher Petti, Mountain View, CA (US);

Andrew J. Walker, Mountain View, CA (US);

En-Hsing Chen, Sunnyvale, CA (US);

Sucheta Nallamothu, San Jose, CA (US);

Alper Ilkbahar, San Jose, CA (US);

Luca Fasoli, San Jose, CA (US);

Igor Koutnetsov, Santa Clara, CA (US);

Assignee:

SanDisk 3D LLC, Milpitas, CA (US);

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
G11C 11/34 (2006.01); G11C 16/04 (2006.01); G11C 5/06 (2006.01); G11C 8/00 (2006.01);
U.S. Cl.
CPC ...
Abstract

A three-dimensional flash memory array incorporates thin film transistors having a charge storage dielectric arranged in series-connected NAND strings to achieve a 4Fmemory cell layout. The memory array may be programmed and erased using only tunneling currents, and no leakage paths are formed through non-selected memory cells. Each NAND string includes two block select devices for respectively coupling one end of the NAND string to a global bit line, and the other end to a shared bias node. Pairs of NAND strings within a block share the same global bit line. The memory cells are preferably depletion mode SONOS devices, as are the block select devices. The memory cells may be programmed to a near depletion threshold voltage, and the block select devices are maintained in a programmed state having a near depletion mode threshold voltage. NAND strings on more than one layer may be connected to global bit lines on a single layer. By interleaving the NAND strings on each memory level and using two shared bias nodes per block, very little additional overhead is required for the switch devices at each end of the NAND strings. The NAND strings on different memory levels are preferably connected together by way of vertical stacked vias, each preferably connecting to more than one memory level. Each memory level may be produced with less than three masks per level.


Find Patent Forward Citations

Loading…