The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Aug. 21, 2007

Filed:

Jun. 07, 2005
Applicants:

Kevin K. Chan, Staten Island, NY (US);

Guy M. Cohen, Mohegan Lake, NY (US);

Meikei Ieong, Wappingers Falls, NY (US);

Ronnen A. Roy, Ossining, NY (US);

Paul M Solomon, Yorktown Heights, NY (US);

Min Yang, Yorktown Heights, NY (US);

Inventors:

Kevin K. Chan, Staten Island, NY (US);

Guy M. Cohen, Mohegan Lake, NY (US);

Meikei Ieong, Wappingers Falls, NY (US);

Ronnen A. Roy, Ossining, NY (US);

Paul M Solomon, Yorktown Heights, NY (US);

Min Yang, Yorktown Heights, NY (US);

Attorneys:
Primary Examiner:
Assistant Examiner:
Int. Cl.
CPC ...
H01L 21/84 (2006.01);
U.S. Cl.
CPC ...
Abstract

A double-gate field effect transistor (DGFET) structure and method of forming such a structure in which the parasitic capacitance under the source/drain regions is substantially reduced are provided. Two new means to reduce the parasitic capacitance under the source/drain regions are provided. Firstly, the silicon area outside the gate is converted to oxide while protecting a silicon ledge adjacent to the gate with a first spacer. The oxidation can be facilitated using a self-aligned oxygen implant, or implant of some other species. Secondly, the first spacer is removed, replaced with a second spacer, and a new silicon source/drain area is grown by employing lateral selective epi overgrowth and using the now exposed silicon ledge as a seed, over the self-aligned oxide isolation region. This achieves a low-capacitance to the back-plane, while retaining control of the threshold voltages.


Find Patent Forward Citations

Loading…