The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.
The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.
Patent No.:
Date of Patent:
Apr. 10, 2007
Filed:
Jan. 21, 2004
King Jien Chui, Singapore, SG;
Francis Benistant, San Jose, CA (US);
Ganesh Shamkar Samudra, Singapore, SG;
Kian Meng Tee, Singapore, SG;
Yisuo LI, Singapore, SG;
Kum Woh Vincent Leong, Singapore, SG;
Kheng Chok Tee, Selanger, MY;
King Jien Chui, Singapore, SG;
Francis Benistant, San Jose, CA (US);
Ganesh Shamkar Samudra, Singapore, SG;
Kian Meng Tee, Singapore, SG;
Yisuo Li, Singapore, SG;
Kum Woh Vincent Leong, Singapore, SG;
Kheng Chok Tee, Selanger, MY;
Chartered Semiconductor Manufacturing, Ltd., Singapore, SG;
Abstract
A structure and method of reducing junction capacitance of a source/drain region in a transistor. A gate structure is formed over on a first conductive type substrate. We perform a doped depletion region implantation by implanting ions being the second conductive type to the substrate using the gate structure as a mask, to form a doped depletion region beneath and separated from the source/drain regions. The doped depletion regions have an impurity concentration and thickness so that the doped depletion regions are depleted due to a built-in potential creatable between the doped depletion regions and the substrate. The doped depletion region and substrate form depletion regions between the source/drain regions and the doped depletion region. We perform a S/D implant by implanting ions having a second conductivity type into the substrate to form S/D regions. The doped depletion region and depletion regions reduce the capacitance between the source/drain regions and the substrate.