The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Jan. 09, 2007

Filed:

May. 05, 2006
Applicants:

Hiraku Chakihara, Akishima, JP;

Kousuke Okuyama, Kawagoe, JP;

Masahiro Moniwa, Sayama, JP;

Makoto Mizuno, Kokubunji, JP;

Keiji Okamoto, Higashiyamato, JP;

Mitsuhiro Noguchi, Sagamihara, JP;

Tadanori Yoshida, Sayama, JP;

Yasuhiko Takahshi, Higashiyamato, JP;

Akio Nishida, Tachikawa, JP;

Inventors:

Hiraku Chakihara, Akishima, JP;

Kousuke Okuyama, Kawagoe, JP;

Masahiro Moniwa, Sayama, JP;

Makoto Mizuno, Kokubunji, JP;

Keiji Okamoto, Higashiyamato, JP;

Mitsuhiro Noguchi, Sagamihara, JP;

Tadanori Yoshida, Sayama, JP;

Yasuhiko Takahshi, Higashiyamato, JP;

Akio Nishida, Tachikawa, JP;

Assignees:
Attorney:
Primary Examiner:
Int. Cl.
CPC ...
H01L 29/78 (2006.01); G11C 11/412 (2006.01);
U.S. Cl.
CPC ...
Abstract

Vertical MISFETs are formed over drive MISFETs and transfer MISFETs. The vertical MISFETs comprise rectangular pillar laminated bodies each formed by laminating a lower semiconductor layer (drain), an intermediate semiconductor layer, and an upper semiconductor layer (source), and gate electrodes formed on corresponding side walls of the laminated bodies with gate insulating films interposed therebetween. In each vertical MISFET, the lower semiconductor layer constitutes a drain, the intermediate semiconductor layer constitutes a substrate (channel region), and the upper semiconductor layer constitutes a source. The lower semiconductor layer, the intermediate semiconductor layer and the upper semiconductor layer are each comprised of a silicon film. The lower semiconductor layer and the upper semiconductor layer are doped with a p type and constituted of a p type silicon film.


Find Patent Forward Citations

Loading…