The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Sep. 26, 2006

Filed:

Oct. 20, 2005
Applicants:

Sunfei Fang, LaGrangeville, NY (US);

Cyril Cabral, Jr., Mahopac, NY (US);

Chester T. Dziobkowski, Hopewell Junction, NY (US);

John J. Ellis-monaghan, Grand Isle, VT (US);

Christian Lavoie, Ossining, NY (US);

Zhijiong Luo, Carmel, NY (US);

James S. Nakos, Essex, VT (US);

An L. Steegen, Stamford, CT (US);

Clement H. Wann, Carmel, NY (US);

Inventors:

Sunfei Fang, LaGrangeville, NY (US);

Cyril Cabral, Jr., Mahopac, NY (US);

Chester T. Dziobkowski, Hopewell Junction, NY (US);

John J. Ellis-Monaghan, Grand Isle, VT (US);

Christian Lavoie, Ossining, NY (US);

Zhijiong Luo, Carmel, NY (US);

James S. Nakos, Essex, VT (US);

An L. Steegen, Stamford, CT (US);

Clement H. Wann, Carmel, NY (US);

Attorneys:
Primary Examiner:
Int. Cl.
CPC ...
H01L 21/8238 (2006.01);
U.S. Cl.
CPC ...
Abstract

A method of fabricating a complementary metal oxide semiconductor (CMOS) device, wherein the method comprises forming a first well region in a semiconductor substrate for accommodation of a first type semiconductor device; forming a second well region in the semiconductor substrate for accommodation of a second type semiconductor device; shielding the first type semiconductor device with a mask; depositing a first metal layer over the second type semiconductor device; performing a first salicide formation on the second type semiconductor device; removing the mask; depositing a second metal layer over the first and second type semiconductor devices; and performing a second salicide formation on the first type semiconductor device. The method requires only one pattern level and it eliminates pattern overlay as it also simplifies the processes to form different silicide material over different devices.


Find Patent Forward Citations

Loading…