The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.
The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.
Patent No.:
Date of Patent:
Jul. 26, 2005
Filed:
Oct. 03, 2002
Mohamed N. Darwish, Campbell, CA (US);
Frederick P. Giles, San Jose, CA (US);
Kam Hong Lui, Santa Clara, CA (US);
Kuo-in Chen, Los Altos, CA (US);
Kyle Terrill, Santa Clara, CA (US);
Mohamed N. Darwish, Campbell, CA (US);
Frederick P. Giles, San Jose, CA (US);
Kam Hong Lui, Santa Clara, CA (US);
Kuo-In Chen, Los Altos, CA (US);
Kyle Terrill, Santa Clara, CA (US);
Siliconix Incorporated, Santa Clara, CA (US);
Abstract
Trench MIS devices including a thick insulative layer at the bottom of the trench are disclosed, along with methods of fabricating such devices. An exemplary trench MOSFET embodiment includes a thick oxide layer at the bottom of the trench, with no appreciable change in stress in the substrate along the trench bottom. The thick insulative layer separates the trench gate from the drain region at the bottom of the trench yielding a reduced gate-to-drain capacitance making such MOSFETs suitable for high frequency applications. In an exemplary fabrication process embodiment, the thick insulative layer is deposited on the bottom of the trench. A thin insulative gate dielectric is formed on the exposed sidewall and is coupled to the thick insulative layer. A gate is formed in the remaining trench volume. The process is completed with body and source implants, passivation, and metallization.